- Vertical Slit Field Effect Transistor in ultra-low power applications
- Can pin access limit the footprint scaling?
- A Low Energy Network-on-Chip Fabric for 3-D Multi-Core Architectures
- Investigation of emerging middle-of-line poly gate-to-diffusion contact reliability issues
- Metrics for characterizing machine learning-based hotspot detection methods
- A study on cell-level routing for VeSFET circuits
- On Cell Layout-Performance Relationships in VeSFET-Based, High-Density Regular Circuits
Skew-programmable clock design for FPGA and skew-aware placement
Title | Skew-programmable clock design for FPGA and skew-aware placement |
Publication Type | Conference Paper |
Year of Publication | 2005 |
Authors | Yeh, C-Y, Marek-Sadowska, M |
Conference Name | FPGA '05: Proceedings of the 2005 ACM/SIGDA 13th international symposium on Field-programmable gate arrays |
Publisher | ACM |
Conference Location | New York, NY, USA |
ISBN Number | 1-59593-029-9 |
DOI | 10.1145/1046192.1046198 |