Skip to main content
Home
VLSI CAD LAB
University of California, Santa Barbara
  • Home
  • People
  • Research
  • Publications
  • Contact

Recent Papers

  • Vertical Slit Field Effect Transistor in ultra-low power applications
  • Can pin access limit the footprint scaling?
  • A Low Energy Network-on-Chip Fabric for 3-D Multi-Core Architectures
  • Investigation of emerging middle-of-line poly gate-to-diffusion contact reliability issues
  • Metrics for characterizing machine learning-based hotspot detection methods
  • A study on cell-level routing for VeSFET circuits
  • On Cell Layout-Performance Relationships in VeSFET-Based, High-Density Regular Circuits
More...

Fast post-placement rewiring using easily detectable functional symmetries

TitleFast post-placement rewiring using easily detectable functional symmetries
Publication TypeConference Paper
Year of Publication2000
AuthorsChang, C-W, Cheng, C-K, Suaris, P, Marek-Sadowska, M
Conference NameDesign Automation Conference, 2000. Proceedings 2000. 37th
AbstractNot available
DOI10.1109/DAC.2000.855320
  • Google Scholar
Electrical and Computer Engineering, Harold Frank Hall, University of California, Santa Barbara, CA - 93106.

Log In