- Vertical Slit Field Effect Transistor in ultra-low power applications
- Can pin access limit the footprint scaling?
- A Low Energy Network-on-Chip Fabric for 3-D Multi-Core Architectures
- Investigation of emerging middle-of-line poly gate-to-diffusion contact reliability issues
- Metrics for characterizing machine learning-based hotspot detection methods
- A study on cell-level routing for VeSFET circuits
- On Cell Layout-Performance Relationships in VeSFET-Based, High-Density Regular Circuits
Efficient circuit clustering for area and power reduction in FPGAs
| Title | Efficient circuit clustering for area and power reduction in FPGAs |
| Publication Type | Journal Article |
| Year of Publication | 2002 |
| Authors | Singh, A, Parthasarathy, G, Marek-Sadowska, M |
| Journal | ACM Trans. Des. Autom. Electron. Syst. |
| Volume | 7 |
| Pagination | 643–663 |
| ISSN | 1084-4309 |
| DOI | 10.1145/605440.605448 |
