Skip to main content
Home
VLSI CAD LAB
University of California, Santa Barbara
  • Home
  • People
  • Research
  • Publications
  • Contact

Recent Papers

  • Vertical Slit Field Effect Transistor in ultra-low power applications
  • Can pin access limit the footprint scaling?
  • A Low Energy Network-on-Chip Fabric for 3-D Multi-Core Architectures
  • Investigation of emerging middle-of-line poly gate-to-diffusion contact reliability issues
  • Metrics for characterizing machine learning-based hotspot detection methods
  • A study on cell-level routing for VeSFET circuits
  • On Cell Layout-Performance Relationships in VeSFET-Based, High-Density Regular Circuits
More...

Can pin access limit the footprint scaling?

TitleCan pin access limit the footprint scaling?
Publication TypeConference Paper
Year of Publication2012
AuthorsQiu, X, Marek-Sadowska, M
Conference NameProceedings of the 49th Annual Design Automation Conference
PublisherACM
Conference LocationNew York, NY, USA
ISBN Number978-1-4503-1199-1
Keywordsdetailed routing, net partitioning, pin density, two-sided routing, VeSFET
URLhttp://doi.acm.org/10.1145/2228360.2228560
DOI10.1145/2228360.2228560
  • Google Scholar
Electrical and Computer Engineering, Harold Frank Hall, University of California, Santa Barbara, CA - 93106.

Log In